MCU 8-bit P87 80C51 CISC 8KB EPROM 3.3V/5V 40-Pin PDIP Tube, P87C52SBPN,112, NXP

The Philips 80C51/87C51/80C52/87C52 is a high-performance static 80C51 design fabricated with Philips high-density CMOS technology with operation from 2.7 V to 5.5 V. The 8xC51 and 8xC52 contain a 128 bytes RAM and 256 bytes RAM respectively, 32 I/O lines, three 16-bit counter/timers, a six-source, four-priority level nested interrupt structure, a serial I/O port for either multi-processor communications, I/O expansion or full duplex UART, and on-chip oscillator and clock circuits. In addition, the device is a low power static design which offers a wide range of operating frequencies down to zero. Two software selectable modes of power reduction-idle mode and power-down mode are available. The idle mode freezes the CPU while allowing the RAM, timers, serial port, and interrupt system to continue functioning. The power-down mode saves the RAM contents but freezes the oscillator, causing all other chip functions to be inoperative. Since the design is static, the clock can be stopped without loss of user data and then the execution resumed from the point the clock was stopped.

  • 8051 Central Processing Unit
    • 4k ? 8 ROM (80C51)
    • 8k ? 8 ROM (80C52)
    • 128 ? 8 RAM (80C51)
    • 256 ? 8 RAM (80C52)
    • Three 16-bit counter/timers
    • Boolean processor
    • Full static operation
    • Low voltage (2.7 V to 5.5 V@ 16 MHz) operation
  • Memory addressing capability
    • 64k ROM and 64k RAM
  • Power control modes:
    • Clock can be stopped and resumed
    • Idle mode
    • Power-down mode
  • CMOS and TTL compatible
  • TWO speed ranges at VCC = 5 V
    • 0 to 16 MHz
    • 0 to 33 MHz
  • Three package styles
  • Extended temperature ranges
  • Dual Data Pointers
  • Security bits:
    • ROM (2 bits)
  • OTP/EPROM (3 bits)
  • Encryption array – 64 bytes
  • 4 level priority interrupt
  • 6 interrupt sources
  • Four 8-bit I/O ports
  • Full-duplex enhanced UART
    • Framing error detection
    • Automatic address recognition
  • Programmable clock out
  • Asynchronous port reset
  • Low EMI (inhibit ALE and slew rate controlled outputs)
  • Wake-up from Power Down by an external interrupt

Характеристики

Бренд

Pin_count

40

Max_power_dissipation

1500 mW

Min_operating_supply_voltage

2.7 V

Max_operating_supply_voltage

5.5 V

Watchdog

1

Supplier_package

PDIP

Specifications

https://4donline.ihs.com/images/VipMasterIC/IC/PHGL/PHGL-S-A0003717825/PHGL-S-A0003717825-1.pdf?hkey=52A5661711E402568146F3353EA87419

Screening_level

Extended

Schedule_b

8542310000

Ram_size

256 byte

Program_memory_type

EPROM

Program_memory_size

8 KB

Product_dimensions

52.5 x 14.1 x 4 mm

Operating_temperature

0 to 70 °C

Country_of_origin

Philippines

Operating_supply_voltage

3.3, 5 V

Number_of_timers

3

Number_of_programmable_i_os

32

Mounting

Through Hole

Maximum_speed

33 MHz

Max_processing_temp

260

Lead_finish

Tin

Тип интерфейса

UART

Instruction_set_architecture

CISC

Htsn

8542310001

Eccn

EAR99

Device_core

80C51

Data_bus_width

8 Bit

Max_expanded_memory_size

64 KB

Артикул: P87C52SBPN,112

Описание

The Philips 80C51/87C51/80C52/87C52 is a high-performance static 80C51 design fabricated with Philips high-density CMOS technology with operation from 2.7 V to 5.5 V. The 8xC51 and 8xC52 contain a 128 bytes RAM and 256 bytes RAM respectively, 32 I/O lines, three 16-bit counter/timers, a six-source, four-priority level nested interrupt structure, a serial I/O port for either multi-processor communications, I/O expansion or full duplex UART, and on-chip oscillator and clock circuits. In addition, the device is a low power static design which offers a wide range of operating frequencies down to zero. Two software selectable modes of power reduction-idle mode and power-down mode are available. The idle mode freezes the CPU while allowing the RAM, timers, serial port, and interrupt system to continue functioning. The power-down mode saves the RAM contents but freezes the oscillator, causing all other chip functions to be inoperative. Since the design is static, the clock can be stopped without loss of user data and then the execution resumed from the point the clock was stopped.

  • 8051 Central Processing Unit
    • 4k ? 8 ROM (80C51)
    • 8k ? 8 ROM (80C52)
    • 128 ? 8 RAM (80C51)
    • 256 ? 8 RAM (80C52)
    • Three 16-bit counter/timers
    • Boolean processor
    • Full static operation
    • Low voltage (2.7 V to 5.5 V@ 16 MHz) operation
  • Memory addressing capability
    • 64k ROM and 64k RAM
  • Power control modes:
    • Clock can be stopped and resumed
    • Idle mode
    • Power-down mode
  • CMOS and TTL compatible
  • TWO speed ranges at VCC = 5 V
    • 0 to 16 MHz
    • 0 to 33 MHz
  • Three package styles
  • Extended temperature ranges
  • Dual Data Pointers
  • Security bits:
    • ROM (2 bits)
  • OTP/EPROM (3 bits)
  • Encryption array – 64 bytes
  • 4 level priority interrupt
  • 6 interrupt sources
  • Four 8-bit I/O ports
  • Full-duplex enhanced UART
    • Framing error detection
    • Automatic address recognition
  • Programmable clock out
  • Asynchronous port reset
  • Low EMI (inhibit ALE and slew rate controlled outputs)
  • Wake-up from Power Down by an external interrupt

Детали

Бренд

Pin_count

40

Max_power_dissipation

1500 mW

Min_operating_supply_voltage

2.7 V

Max_operating_supply_voltage

5.5 V

Watchdog

1

Supplier_package

PDIP

Specifications

https://4donline.ihs.com/images/VipMasterIC/IC/PHGL/PHGL-S-A0003717825/PHGL-S-A0003717825-1.pdf?hkey=52A5661711E402568146F3353EA87419

Screening_level

Extended

Schedule_b

8542310000

Ram_size

256 byte

Program_memory_type

EPROM

Program_memory_size

8 KB

Product_dimensions

52.5 x 14.1 x 4 mm

Operating_temperature

0 to 70 °C

Country_of_origin

Philippines

Operating_supply_voltage

3.3, 5 V

Number_of_timers

3

Number_of_programmable_i_os

32

Mounting

Through Hole

Maximum_speed

33 MHz

Max_processing_temp

260

Lead_finish

Tin

Тип интерфейса

UART

Instruction_set_architecture

CISC

Htsn

8542310001

Eccn

EAR99

Device_core

80C51

Data_bus_width

8 Bit

Max_expanded_memory_size

64 KB