MCU 8-bit/16-bit XMEGA B1 AVR RISC 128KB Flash 1.8V/2.5V/3.3V 100-Pin TQFP, ATxmega128B1-AU, Microchip

The AVR XMEGA is a family of low power, high performance, and peripheral rich 8/16-bit microcontrollers based on the AVR enhanced RISC architecture. By executing instructions in a single clock cycle, the AVR XMEGA devices achieve CPU throughput approaching one million instructions per second (MIPS) per megahertz, allowing the system designer to optimize power consumption versus processing speed. The AVR CPU combines a rich instruction set with 32 general purpose working registers. All 32 registers are directly connected to the arithmetic logic unit (ALU), allowing two independent registers to be accessed in a single instruction, executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs many times faster than conventional single-accumulator or CISC based microcontrollers. The Tax devices have five software selectable power saving modes. The idle mode stops the CPU while allowing the SRAM, DMA controller, event system, interrupt controller, and all peripherals to continue functioning. The power-down mode saves the SRAM and register contents, but stops the oscillators, disabling all other functions until the next TWI, USB resume, or pin-change interrupt, or reset. In power-save mode, the asynchronous real-time counter continues to run, allowing the application to maintain a timer base while the rest of the device is sleeping. In power-save mode, the LCD controller is allowed to refresh data to the panel. In standby mode, the external crystal oscillator keeps running while the rest of the device is sleeping. This allows very fast startup from the external crystal, combined with low power consumption. In extended standby mode, both the main oscillator and the asynchronous timer continue to run, and the LCD controller is allowed to refresh data to the panel. To further reduce power consumption, the peripheral clock to each individual peripheral can optionally be stopped in active mode and idle sleep mode.

  • High-performance, low-power AVR® XMEGA® 8- and16-bit Microcontroller
  • Nonvolatile program and data memories
    • 128KBytes of in-system self-programmable flash
    • 2KBytes EEPROM
    • 8KBytes internal SRAM
  • Special microcontroller features
    • Power-on reset and programmable brown-out detection
    • Internal and external clock options with PLL
    • Programmable multilevel interrupt controller
    • Five sleep modes
    • Programming and debug interfaces
    • JTAG (IEEE 1149.1 Compliant) interface, including boundary scan
    • PDI (Program and Debug Interface)
  • I/O and packages
    • 53 Programmable I/O pins
    • 100-lead TQFP, 100-ball VFBGA

Характеристики

Analog_comparators

4

Pin_count

100

Msl_level

3

Number_of_programmable_i_os

53

Number_of_timers

3

On_chip_adc

2(8-chx12-bit)

Operating_supply_voltage

1.8, 2.5, 3.3 V

Operating_temperature

-40 to 85 °C

Product_dimensions

14.1 x 14.1 x 1.05 mm

Min_operating_supply_voltage

1.6 V

Program_memory_size

128 KB

Program_memory_type

Flash

Ram_size

8 KB

Schedule_b

8542310000

Special_features

LCD Controller

Specifications

https://4donline.ihs.com/images/VipMasterIC/IC/ATML/ATML-S-A0000223931/ATML-S-A0000223931-1.pdf?hkey=52A5661711E402568146F3353EA87419

Supplier_package

TQFP

Watchdog

1

Mounting

Surface Mount

Maximum_speed

32 MHz

Eccn

5A992.C

Бренд

Country_of_origin

China

Data_bus_width

16 Bit, 8

Data_memory_size

2 KB

Device_core

AVR

Display_driver

1

Htsn

8542310001

Instruction_set_architecture

RISC

Тип интерфейса

I2C/SPI/USART/USB

Lcd_segments

160

Lead_finish

Matte Tin

Max_operating_supply_voltage

3.6 V

Артикул: ATxmega128B1-AU

Описание

The AVR XMEGA is a family of low power, high performance, and peripheral rich 8/16-bit microcontrollers based on the AVR enhanced RISC architecture. By executing instructions in a single clock cycle, the AVR XMEGA devices achieve CPU throughput approaching one million instructions per second (MIPS) per megahertz, allowing the system designer to optimize power consumption versus processing speed. The AVR CPU combines a rich instruction set with 32 general purpose working registers. All 32 registers are directly connected to the arithmetic logic unit (ALU), allowing two independent registers to be accessed in a single instruction, executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs many times faster than conventional single-accumulator or CISC based microcontrollers. The Tax devices have five software selectable power saving modes. The idle mode stops the CPU while allowing the SRAM, DMA controller, event system, interrupt controller, and all peripherals to continue functioning. The power-down mode saves the SRAM and register contents, but stops the oscillators, disabling all other functions until the next TWI, USB resume, or pin-change interrupt, or reset. In power-save mode, the asynchronous real-time counter continues to run, allowing the application to maintain a timer base while the rest of the device is sleeping. In power-save mode, the LCD controller is allowed to refresh data to the panel. In standby mode, the external crystal oscillator keeps running while the rest of the device is sleeping. This allows very fast startup from the external crystal, combined with low power consumption. In extended standby mode, both the main oscillator and the asynchronous timer continue to run, and the LCD controller is allowed to refresh data to the panel. To further reduce power consumption, the peripheral clock to each individual peripheral can optionally be stopped in active mode and idle sleep mode.

  • High-performance, low-power AVR® XMEGA® 8- and16-bit Microcontroller
  • Nonvolatile program and data memories
    • 128KBytes of in-system self-programmable flash
    • 2KBytes EEPROM
    • 8KBytes internal SRAM
  • Special microcontroller features
    • Power-on reset and programmable brown-out detection
    • Internal and external clock options with PLL
    • Programmable multilevel interrupt controller
    • Five sleep modes
    • Programming and debug interfaces
    • JTAG (IEEE 1149.1 Compliant) interface, including boundary scan
    • PDI (Program and Debug Interface)
  • I/O and packages
    • 53 Programmable I/O pins
    • 100-lead TQFP, 100-ball VFBGA

Детали

Analog_comparators

4

Pin_count

100

Msl_level

3

Number_of_programmable_i_os

53

Number_of_timers

3

On_chip_adc

2(8-chx12-bit)

Operating_supply_voltage

1.8, 2.5, 3.3 V

Operating_temperature

-40 to 85 °C

Product_dimensions

14.1 x 14.1 x 1.05 mm

Min_operating_supply_voltage

1.6 V

Program_memory_size

128 KB

Program_memory_type

Flash

Ram_size

8 KB

Schedule_b

8542310000

Special_features

LCD Controller

Specifications

https://4donline.ihs.com/images/VipMasterIC/IC/ATML/ATML-S-A0000223931/ATML-S-A0000223931-1.pdf?hkey=52A5661711E402568146F3353EA87419

Supplier_package

TQFP

Watchdog

1

Mounting

Surface Mount

Maximum_speed

32 MHz

Eccn

5A992.C

Бренд

Country_of_origin

China

Data_bus_width

16 Bit, 8

Data_memory_size

2 KB

Device_core

AVR

Display_driver

1

Htsn

8542310001

Instruction_set_architecture

RISC

Тип интерфейса

I2C/SPI/USART/USB

Lcd_segments

160

Lead_finish

Matte Tin

Max_operating_supply_voltage

3.6 V