MCU 32-Bit SPC564A70x e200z4 RISC 2MB Flash 1.2V/3.3V/5V 176-Pin LQFP T/R, SPC564A70L7CFBR, STMicroelectronics

This microcontroller is a 32-bit system-on-chip (SoC) device intended for use in mid-range engine control and automotive transmission control applications.It is compatible with devices in ST"s SPC56xx family and offers performance and capability above that of the SPC563M devices.The microcontroller"s e200z4 host processor core is built on the Power Architecture technology and designed specifically for embedded applications. In addition to the Power Architecture technology, this core supports instructions for digital signal processing (DSP).The device has two levels of memory hierarchy consisting of 8 KB of instruction cache, backed by a 128 KB on-chip SRAM and a 2 MB internal flash memory.For development, the device includes a calibration bus that is accessible only when using the STMicroelectronics calibration tool.

  • 150 MHz e200z4 Power Architecture® core
  • Variable length instruction encoding (VLE)
  • Superscalar architecture with 2 execution units
  • Up to 2 integer or floating point instructions per cycle
  • Up to 4 multiply and accumulate operations per cycle
  • Memory organization
  • 2 MB on-chip flash memory with ECC and read-while-write (RWW)
  • 128 KB on-chip SRAM with standby functionality (32 KB) and ECC
  • 8 KB instruction cache (with line locking), configurable as 2- or 4-way
  • 14 + 3 KB eTPU code and data RAM
  • 4 x 4 crossbar switch (XBAR)
  • 24-entry MMU
  • Fail Safe Protection
  • 16-entry Memory Protection Unit (MPU)
  • CRC unit with 3 submodules
  • Junction temperature sensor
  • Interrupt
  • Configurable interrupt controller (INTC) with non-maskable interrupt (NMI)
  • 64-channel eDMA
  • Serial channels
  • 3 eSCI modules
  • 3 DSPI modules (2 of which support downstream Micro Second Channel [MSC])
  • 3 FlexCAN modules with 64 message buffers each
  • 1 FlexRay module (V2.1) up to 10 Mbit/s w/dual or single channel, 128 message objects, ECC
  • 1 eMIOS (24 unified channels)
  • 1 eTPU2 (second generation eTPU)
  • 32 standard channels
  • 1 reaction module (6 channels with 3 outputs per channel)
  • 2 enhanced queued analog-to-digital converters (eQADCs)
  • Forty 12-bit input channels
  • 688 ns minimum conversion time
  • On-chip CAN/SCI Bootstrap loader with Boot Assist Module (BAM)
  • Nexus: Class 3+ for core; Class 1 for eTPU
  • JTAG (5-pin)
  • Development Trigger Semaphore (DTS)
  • Clock generation
  • On-chip 4-40 MHz main oscillator
  • On-chip FMPLL (frequency-modulated phase-locked loop)
  • Up to 112 general purpose I/O lines
  • Power reduction modes: slow, stop, and standby
  • Flexible supply scheme
  • 5 V single supply with external ballast
  • Multiple external supply: 5 V, 3.3 V , and 1.2 V
  • Designed for LQFP176, LBGA208, PBGA324
  • Характеристики

    Program_memory_size

    2 MB

    Special_features

    CAN Controller

    Number_of_timers

    2

    On_chip_adc

    2(40-chx12-bit)

    Operating_supply_voltage

    1.2, 3.3, 5 V

    Operating_temperature

    -40 to 125 °C

    Pin_count

    176

    Product_dimensions

    24 x 24 x 1.4

    Program_memory_type

    Flash

    Mounting

    Surface Mount

    Ram_size

    128 KB

    Schedule_b

    8542310000

    Screening_level

    Automotive

    Number_of_programmable_i_os

    112

    Supplier_package

    LQFP

    Specifications

    https://4donline.ihs.com/images/VipMasterIC/IC/SGST/SGSTS49830/SGSTS49830-1.pdf?hkey=52A5661711E402568146F3353EA87419

    Watchdog

    1

    Min_operating_supply_voltage

    1.14, 3, 4.75 V

    Бренд

    Data_bus_width

    32 Bit

    Device_core

    e200Z4

    Eccn

    3A991.A.2

    Htsn

    8542310001

    Max_speed

    120 MHz

    Instruction_set_architecture

    RISC

    Тип интерфейса

    CAN/SCI/SPI

    Max_operating_supply_voltage

    1.32, 3.6, 5.25 V

    Max_power_dissipation

    1500 mW

    Артикул: SPC564A70L7CFBR

    Описание

    This microcontroller is a 32-bit system-on-chip (SoC) device intended for use in mid-range engine control and automotive transmission control applications.It is compatible with devices in ST"s SPC56xx family and offers performance and capability above that of the SPC563M devices.The microcontroller"s e200z4 host processor core is built on the Power Architecture technology and designed specifically for embedded applications. In addition to the Power Architecture technology, this core supports instructions for digital signal processing (DSP).The device has two levels of memory hierarchy consisting of 8 KB of instruction cache, backed by a 128 KB on-chip SRAM and a 2 MB internal flash memory.For development, the device includes a calibration bus that is accessible only when using the STMicroelectronics calibration tool.

  • 150 MHz e200z4 Power Architecture® core
  • Variable length instruction encoding (VLE)
  • Superscalar architecture with 2 execution units
  • Up to 2 integer or floating point instructions per cycle
  • Up to 4 multiply and accumulate operations per cycle
  • Memory organization
  • 2 MB on-chip flash memory with ECC and read-while-write (RWW)
  • 128 KB on-chip SRAM with standby functionality (32 KB) and ECC
  • 8 KB instruction cache (with line locking), configurable as 2- or 4-way
  • 14 + 3 KB eTPU code and data RAM
  • 4 x 4 crossbar switch (XBAR)
  • 24-entry MMU
  • Fail Safe Protection
  • 16-entry Memory Protection Unit (MPU)
  • CRC unit with 3 submodules
  • Junction temperature sensor
  • Interrupt
  • Configurable interrupt controller (INTC) with non-maskable interrupt (NMI)
  • 64-channel eDMA
  • Serial channels
  • 3 eSCI modules
  • 3 DSPI modules (2 of which support downstream Micro Second Channel [MSC])
  • 3 FlexCAN modules with 64 message buffers each
  • 1 FlexRay module (V2.1) up to 10 Mbit/s w/dual or single channel, 128 message objects, ECC
  • 1 eMIOS (24 unified channels)
  • 1 eTPU2 (second generation eTPU)
  • 32 standard channels
  • 1 reaction module (6 channels with 3 outputs per channel)
  • 2 enhanced queued analog-to-digital converters (eQADCs)
  • Forty 12-bit input channels
  • 688 ns minimum conversion time
  • On-chip CAN/SCI Bootstrap loader with Boot Assist Module (BAM)
  • Nexus: Class 3+ for core; Class 1 for eTPU
  • JTAG (5-pin)
  • Development Trigger Semaphore (DTS)
  • Clock generation
  • On-chip 4-40 MHz main oscillator
  • On-chip FMPLL (frequency-modulated phase-locked loop)
  • Up to 112 general purpose I/O lines
  • Power reduction modes: slow, stop, and standby
  • Flexible supply scheme
  • 5 V single supply with external ballast
  • Multiple external supply: 5 V, 3.3 V , and 1.2 V
  • Designed for LQFP176, LBGA208, PBGA324
  • Детали

    Program_memory_size

    2 MB

    Special_features

    CAN Controller

    Number_of_timers

    2

    On_chip_adc

    2(40-chx12-bit)

    Operating_supply_voltage

    1.2, 3.3, 5 V

    Operating_temperature

    -40 to 125 °C

    Pin_count

    176

    Product_dimensions

    24 x 24 x 1.4

    Program_memory_type

    Flash

    Mounting

    Surface Mount

    Ram_size

    128 KB

    Schedule_b

    8542310000

    Screening_level

    Automotive

    Number_of_programmable_i_os

    112

    Supplier_package

    LQFP

    Specifications

    https://4donline.ihs.com/images/VipMasterIC/IC/SGST/SGSTS49830/SGSTS49830-1.pdf?hkey=52A5661711E402568146F3353EA87419

    Watchdog

    1

    Min_operating_supply_voltage

    1.14, 3, 4.75 V

    Бренд

    Data_bus_width

    32 Bit

    Device_core

    e200Z4

    Eccn

    3A991.A.2

    Htsn

    8542310001

    Max_speed

    120 MHz

    Instruction_set_architecture

    RISC

    Тип интерфейса

    CAN/SCI/SPI

    Max_operating_supply_voltage

    1.32, 3.6, 5.25 V

    Max_power_dissipation

    1500 mW