MCU 32-bit MPC560xP e200 RISC 256KB Flash 100-Pin QFP T/R, SPC5602PEF0MLL6R, NXP

The MPC566 integrates a Power Architecture core with a dual precision floating point unit and BCC, 36 KB of RAM and 1 MB of flash memory. The MPC566, an upgraded version of the MPC565, offers code compression to enable more efficient use of internal or external flash memory. Code compression is optimized for automotive (non-cached) applications and the new scheme increases performance by 40 to 50 percent.

  • Supports code compression
  • Three time processor units (TPU3)
    • TPU3_A and TPU3_B are connected to DPTRAM_AB (6 KB)
    • TPU3_C is connected to DPTRAM_C (4 KB)
  • A 22-timer channel modular I/O system (MIOS14)
    • Same as MIOS1 plus a real-time clock sub-module (MRTCSM), four counter sub-modules (MCSM), and four pulse width modulated (PWM) sub-modules (MPWMSM)
  • Three TouCAN modules (TOUCAN_A, TOUCAN_B, TOUCAN_C)
  • Two enhanced queued analog-to-digital converters (QADC64E_A, QADC64E_B) with up to 40 total analog channels. These modules are configured so each module can access all 40 of the analog inputs to the part (orthogonal)
  • Two queued serial multi-channel module (QSMCM_A, QSMCM_B), each of which contains a queued serial peripheral interface (QSPI) and two serial controller interfaces (SCI/UART)
  • A J1850 (DLCMD2) communications module
  • A NEXUS debug port (class 3) – IEEE®-ISTO 5001-1999
  • JTAG and background debug mode (BDM)
  • Характеристики

    Program_memory_size

    256 KB

    Watchdog

    1

    Max_operating_supply_voltage

    5 V

    Тип интерфейса

    CAN/SCI/SPI

    Instruction_set_architecture

    RISC

    Max_speed

    64 MHz

    Htsn

    8542310001

    Eccn

    3A991.A.2

    Device_core

    e200

    Data_bus_width

    32 Bit

    Country_of_origin

    Malaysia

    Бренд

    Min_operating_supply_voltage

    3.3 V

    Msl_level

    3

    Supplier_package

    QFP

    Number_of_programmable_i_os

    64

    Specifications

    http://cache.freescale.com/files/32bit/doc/data_sheet/MPC5602P.pdf

    Special_features

    CAN Controller

    Screening_level

    Automotive

    Schedule_b

    8542310000

    Ram_size

    20 KB

    Mounting

    Surface Mount

    Program_memory_type

    Flash

    Product_dimensions

    14 x 14 x 1.4

    Pin_count

    100

    Operating_temperature

    -40 to 125 °C

    On_chip_adc

    16-chx10-bit

    Number_of_timers

    10

    Max_processing_temp

    260 °C

    Артикул: SPC5602PEF0MLL6R

    Описание

    The MPC566 integrates a Power Architecture core with a dual precision floating point unit and BCC, 36 KB of RAM and 1 MB of flash memory. The MPC566, an upgraded version of the MPC565, offers code compression to enable more efficient use of internal or external flash memory. Code compression is optimized for automotive (non-cached) applications and the new scheme increases performance by 40 to 50 percent.

  • Supports code compression
  • Three time processor units (TPU3)
    • TPU3_A and TPU3_B are connected to DPTRAM_AB (6 KB)
    • TPU3_C is connected to DPTRAM_C (4 KB)
  • A 22-timer channel modular I/O system (MIOS14)
    • Same as MIOS1 plus a real-time clock sub-module (MRTCSM), four counter sub-modules (MCSM), and four pulse width modulated (PWM) sub-modules (MPWMSM)
  • Three TouCAN modules (TOUCAN_A, TOUCAN_B, TOUCAN_C)
  • Two enhanced queued analog-to-digital converters (QADC64E_A, QADC64E_B) with up to 40 total analog channels. These modules are configured so each module can access all 40 of the analog inputs to the part (orthogonal)
  • Two queued serial multi-channel module (QSMCM_A, QSMCM_B), each of which contains a queued serial peripheral interface (QSPI) and two serial controller interfaces (SCI/UART)
  • A J1850 (DLCMD2) communications module
  • A NEXUS debug port (class 3) – IEEE®-ISTO 5001-1999
  • JTAG and background debug mode (BDM)
  • Детали

    Program_memory_size

    256 KB

    Watchdog

    1

    Max_operating_supply_voltage

    5 V

    Тип интерфейса

    CAN/SCI/SPI

    Instruction_set_architecture

    RISC

    Max_speed

    64 MHz

    Htsn

    8542310001

    Eccn

    3A991.A.2

    Device_core

    e200

    Data_bus_width

    32 Bit

    Country_of_origin

    Malaysia

    Бренд

    Min_operating_supply_voltage

    3.3 V

    Msl_level

    3

    Supplier_package

    QFP

    Number_of_programmable_i_os

    64

    Specifications

    http://cache.freescale.com/files/32bit/doc/data_sheet/MPC5602P.pdf

    Special_features

    CAN Controller

    Screening_level

    Automotive

    Schedule_b

    8542310000

    Ram_size

    20 KB

    Mounting

    Surface Mount

    Program_memory_type

    Flash

    Product_dimensions

    14 x 14 x 1.4

    Pin_count

    100

    Operating_temperature

    -40 to 125 °C

    On_chip_adc

    16-chx10-bit

    Number_of_timers

    10

    Max_processing_temp

    260 °C