MCU 16-bit C166 CISC/RISC ROMLess 5V 144-Pin MQFP, K167CSL40MCAZXP, Infineon

The C167CS derivatives are high performance derivatives of the Infineon C166 Family of full featured single-chip CMOS microcontrollers. They combine high CPU performance (up to 20 million instructions per second) with high peripheral functionality and enhanced IO-capabilities. They also provide clock generation via PLL and various on-chip memory modules such as program ROM, internal RAM, and extension RAM.

  • High Performance 16-bit CPU with 4-Stage Pipeline
    • 80/60/50 ns Instruction Cycle Time at 25/33/40 MHz CPU Clock
    • 400/303/250 ns Multiplication (16 × 16 bit), 800/606/500 ns Division (32-/16-bit)
    • Enhanced Boolean Bit Manipulation Facilities
    • Additional Instructions to Support HLL and Operating Systems
    • Register-Based Design with Multiple Variable Register Banks
    • Single-Cycle Context Switching Support
    • 16 MBytes Total Linear Address Space for Code and Data
    • 1024 Bytes On-Chip Special Function Register Area
  • 16-Priority-Level Interrupt System with 56 Sources, Sample-Rate down to 40/30/25 ns
  • 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via Peripheral Event Controller (PEC)
  • Clock Generation via on-chip PLL (factors 1:1.5/2/2.5/3/4/5), via prescaler or via direct clock input
  • On-Chip Memory Modules
    • 3 KBytes On-Chip Internal RAM (IRAM)
    • 8 KBytes On-Chip Extension RAM (XRAM)
    • 32 KBytes On-Chip Program Mask ROM
  • On-Chip Peripheral Modules
    • 24-Channel 10-bit A/D Converter with Programmable Conversion Time down to 7.8 µs
    • Two 16-Channel Capture/Compare Units
    • 4-Channel PWM Unit
    • Two Multi-Functional General Purpose Timer Units with 5 Timers
    • Two Serial Channels (Synchronous/Asynchronous and High-Speed-Synchronous)
    • Two On-Chip CAN Interfaces (Rev. 2.0B active) with 2 × 15 Message Objects (Full CAN/Basic CAN), can work on one bus with 30 objects
    • On-Chip Real Time Clock
  • Up to 16 MBytes External Address Space for Code and Data
    • Programmable External Bus Characteristics for Different Address Ranges
    • Multiplexed or Demultiplexed External Address/Data Buses with 8-Bit or 16-Bit Data Bus Width
    • Five Programmable Chip-Select Signals
    • Hold- and Hold-Acknowledge Bus Arbitration Support
  • Idle, Sleep, and Power Down Modes with Flexible Power Management
  • Programmable Watchdog Timer and Oscillator Watchdog
  • Up to 111 General Purpose I/O Lines, partly with Selectable Input Thresholds and Hysteresis
  • Supported by a Large Range of Development Tools like C-Compilers, Macro-Assembler Packages, Emulators, Evaluation Boards, HLL-Debuggers, Simulators, Logic Analyzer Disassemblers, Programming Boards
  • On-Chip Bootstrap Loader
  • 144-Pin MQFP Package

Характеристики

Schedule_b

8542310000

Operating_supply_voltage

5 V

Operating_temperature

-40 to 125 °C

Pin_count

144

Product_dimensions

28 x 28 x 3.32 mm

Program_memory_type

ROMLess

Ram_size

11 KB

On_chip_adc

24-chx10-bit

Special_features

CAN Controller

Specifications

https://4donline.ihs.com/images/VipMasterIC/IC/INFN/INFNS01700/INFNS01700-1.pdf?hkey=52A5661711E402568146F3353EA87419

Supplier_package

MQFP

Watchdog

1

Max_speed

40 MHz

Number_of_timers

5

Бренд

Instruction_set_architecture

CISC, RISC

Country_of_origin

Malaysia

Data_bus_width

16 Bit

Eccn

EAR99

Htsn

8542310001

Тип интерфейса

CAN/SPI/USART

Number_of_programmable_i_os

111

Lead_finish

Matte Tin

Max_expanded_memory_size

16 MB

Max_operating_supply_voltage

5.5 V

Max_power_dissipation

1500 mW

Max_processing_temp

245

Min_operating_supply_voltage

4.5 V

Mounting

Surface Mount

Артикул: K167CSL40MCAZXP

Описание

The C167CS derivatives are high performance derivatives of the Infineon C166 Family of full featured single-chip CMOS microcontrollers. They combine high CPU performance (up to 20 million instructions per second) with high peripheral functionality and enhanced IO-capabilities. They also provide clock generation via PLL and various on-chip memory modules such as program ROM, internal RAM, and extension RAM.

  • High Performance 16-bit CPU with 4-Stage Pipeline
    • 80/60/50 ns Instruction Cycle Time at 25/33/40 MHz CPU Clock
    • 400/303/250 ns Multiplication (16 × 16 bit), 800/606/500 ns Division (32-/16-bit)
    • Enhanced Boolean Bit Manipulation Facilities
    • Additional Instructions to Support HLL and Operating Systems
    • Register-Based Design with Multiple Variable Register Banks
    • Single-Cycle Context Switching Support
    • 16 MBytes Total Linear Address Space for Code and Data
    • 1024 Bytes On-Chip Special Function Register Area
  • 16-Priority-Level Interrupt System with 56 Sources, Sample-Rate down to 40/30/25 ns
  • 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via Peripheral Event Controller (PEC)
  • Clock Generation via on-chip PLL (factors 1:1.5/2/2.5/3/4/5), via prescaler or via direct clock input
  • On-Chip Memory Modules
    • 3 KBytes On-Chip Internal RAM (IRAM)
    • 8 KBytes On-Chip Extension RAM (XRAM)
    • 32 KBytes On-Chip Program Mask ROM
  • On-Chip Peripheral Modules
    • 24-Channel 10-bit A/D Converter with Programmable Conversion Time down to 7.8 µs
    • Two 16-Channel Capture/Compare Units
    • 4-Channel PWM Unit
    • Two Multi-Functional General Purpose Timer Units with 5 Timers
    • Two Serial Channels (Synchronous/Asynchronous and High-Speed-Synchronous)
    • Two On-Chip CAN Interfaces (Rev. 2.0B active) with 2 × 15 Message Objects (Full CAN/Basic CAN), can work on one bus with 30 objects
    • On-Chip Real Time Clock
  • Up to 16 MBytes External Address Space for Code and Data
    • Programmable External Bus Characteristics for Different Address Ranges
    • Multiplexed or Demultiplexed External Address/Data Buses with 8-Bit or 16-Bit Data Bus Width
    • Five Programmable Chip-Select Signals
    • Hold- and Hold-Acknowledge Bus Arbitration Support
  • Idle, Sleep, and Power Down Modes with Flexible Power Management
  • Programmable Watchdog Timer and Oscillator Watchdog
  • Up to 111 General Purpose I/O Lines, partly with Selectable Input Thresholds and Hysteresis
  • Supported by a Large Range of Development Tools like C-Compilers, Macro-Assembler Packages, Emulators, Evaluation Boards, HLL-Debuggers, Simulators, Logic Analyzer Disassemblers, Programming Boards
  • On-Chip Bootstrap Loader
  • 144-Pin MQFP Package

Детали

Schedule_b

8542310000

Operating_supply_voltage

5 V

Operating_temperature

-40 to 125 °C

Pin_count

144

Product_dimensions

28 x 28 x 3.32 mm

Program_memory_type

ROMLess

Ram_size

11 KB

On_chip_adc

24-chx10-bit

Special_features

CAN Controller

Specifications

https://4donline.ihs.com/images/VipMasterIC/IC/INFN/INFNS01700/INFNS01700-1.pdf?hkey=52A5661711E402568146F3353EA87419

Supplier_package

MQFP

Watchdog

1

Max_speed

40 MHz

Number_of_timers

5

Бренд

Instruction_set_architecture

CISC, RISC

Country_of_origin

Malaysia

Data_bus_width

16 Bit

Eccn

EAR99

Htsn

8542310001

Тип интерфейса

CAN/SPI/USART

Number_of_programmable_i_os

111

Lead_finish

Matte Tin

Max_expanded_memory_size

16 MB

Max_operating_supply_voltage

5.5 V

Max_power_dissipation

1500 mW

Max_processing_temp

245

Min_operating_supply_voltage

4.5 V

Mounting

Surface Mount