Description
The TMS470R1B1M(2) devices are members ofthe Texas Instruments TMS470R1x family of general-purpose 16/32-bit reduced instruction set computer (RISC) microcontrollers. The B1M microcontroller offers high performance utilizing the high-speed ARM7TDMI 16/32-bit RISC central processing unit (CPU), resulting in a high instruction throughput while maintaining greater code efficiency. The ARM7TDMI 16/32-bit RISC CPU views memory as a linear collection of bytes numbered upwards from zero. The TMS470R1B1M utilizes the big-endian format where the most significant byte of a word is stored at the lowest numbered byte and the least significant byte at the highest numbered byte. High-end embedded control applications demand more performance from their controllers while maintaining low costs. The B1M RISC core architecture offers solutions to these performance and cost demands while maintaining low power consumption. The B1M devices contain the following: ARM7TDMI 16/32-Bit RISC CPU TMS470R1x system module (SYS) with 470+ enhancements 1M-byte flash 64K-byte SRAM Zero-pin phase-locked loop (ZPLL) clock module Digital watchdog (DWD) timer Analog watchdog (AWD) timer Enhanced real-time interrupt ( RTI) module Interrupt expansion module (IEM) Memory security module (MSM) JTAG security module Two serial peripheral interface (SPI) modules Three serial communications interface (SCI) modules Two high-end CAN controllers (HECC) Five inter-integrated circuit (I2C) modules 10-bit multi-buffered analog-to-digital converter (MibADC), with 12 input channels High-end timer lite (HET) controlling 12 I/Os External clock prescale (ECP) Expansion bus module (EBM) Up to 93 I/O pins The functions performed by the 470+ system module (SYS) include: Address decoding Memory protection Memory and peripherals bus supervision Reset and abort exception management Prioritization for all internal interrupt sources Device clock control Parallel signature analysis (PSA) The enhanced real-time interrupt (RTI) module on the B1M has the option to be driven by the oscillator clock. The digital watchdog (DWD) is a 25-bit resettable decrementing counter that provides a system reset when the watchdog counter expires. This data sheet includes device-specific information such as memory and peripheral select assignment, interrupt priority, and a device memory map. For a more detailed functional description of the SYS module, see the TMS470R1x System Module Reference Guide (literature number SPNU189). The B1M memory includes general-purpose SRAM supporting single-cycle read/write accesses in byte, half-word, and word modes. The flash memory on this device is a nonvolatile, electrically erasable and programmable memory implemented with a 32-bit-wide data bus interface. The flash operates with a system clock frequency of up to 24 MHz or 30 MHz, depending on the input voltage. When in pipeline mode, the flash operates with a system clock frequency of up to 48 MHz or 60 MHz, depending on the input voltage. For more detailed information on the flash, see the F05 Flash section of this data sheet. The memory security module (MSM) and the JTAG security module prevent unauthorized access and visibility to on-chip memory, thereby preventing reverse engineering or manipulation of proprietary code.
- 60-MHz System Clock (Pipeline Mode)
- Independent 16/32-Bit Instruction Set
- Open Architecture With Third-Party Support
- Built-In Debug Module
- 1M-Byte Program Flash
- Two Banks With 16 Contiguous Sectors
- 64K-Byte Static RAM (SRAM)
- Memory Security Module (MSM)
- JTAG Security Module
- Low-Power Modes: STANDBY and HALT
- Industrial Temperature Range
- 32-Bit Address Space Decoding
- Bus Supervision for Memory/Peripherals
- Digital Watchdog (DWD) Timer
- Analog Watchdog (AWD) Timer
- Enhanced Real-Time Interrupt (RTI)
- Interrupt Expansion Module (IEM)
- System Integrity and Failure Detection
- ICE Breaker
- 32 Control Packets and 16 Channels
- Multiply-by-4 or -8 Internal ZPLL Option
- ZPLL Bypass Mode
- Two Serial Peripheral Interfaces (SPIs)
- 255 Programmable Baud Rates
- Three Serial Communication Interfaces (SCIs)
- 224 Selectable Baud Rates
- Asynchronous/Isosynchronous Modes
- Two High-End CAN Controllers (HECC)
- 32-Mailbox Capacity
- Fully Compliant With CAN Protocol, Version 2.0B
- Five Inter-Integrated Circuit (I2C) Modules
- Multi-Master and Slave Interfaces
- Up to 400 Kbps (Fast Mode)
- 7- and 10-Bit Address Capability
- 12 Programmable I/O Channels:
- 12 High-Resolution Pins
- High-Resolution Share Feature (XOR)
- High-End Timer RAM
- 64-Instruction Capacity
- Programmable Low-Frequency External Clock (CLK)
- 64-Word FIFO Buffer
- Single- or Continuous-Conversion Modes
- 1.55 µs Minimum Sample and Conversion Time
- Calibration Mode and Self-Test Features
- Supports 8- and 16-Bit Expansion Bus Memory Interface Mappings
- 42 I/O Expansion Bus Pins