ADC Single Pipelined 125Msps 12-bit Parallel/Serial/LVDS 48-Pin VQFN EP T/R, ADS41B25IRGZR, Texas Instruments

The ADS41B25 is a member of the ultralow-power ADS4xxx analog-to-digital converter (ADC) family, featuring integrated analog input buffers. This device uses innovative design techniques to achieve high dynamic performance, while consuming extremely low power. The analog input pins have buffers, with the benefits of constant performance and input impedance across a wide frequency range. The device is well-suited for multi-carrier, wide bandwidth communications applications such as PA linearization. The ADS41B25 has features such as digital gain and offset correction. The gain option can be used to improve SFDR performance at lower full-scale input ranges, especially at high input frequencies. The integrated dc offset correction loop can be used to estimate and cancel the ADC offset. At lower sampling rates, the ADC automatically operates at scaled-down power with no loss in performance. The device supports both double data rate (DDR) low-voltage differential signaling (LVDS) and parallel CMOS digital output interfaces. The low data rate of the DDR LVDS interface (maximum 500MBPS) makes it possible to use low-cost field-programmable gate array (FPGA)-based receivers. The device has a low-swing LVDS mode that can be used to further reduce the power consumption. The strength of the LVDS output buffers can also be increased to support 50O differential termination. The device is available in a compact QFN-48 package and is specified over the industrial temperature range (–40°C to +85°C). 

  • Resolution: 12-Bit, 125MSPS
  • Integrated High-Impedance
    Analog Input Buffer:
    • Input Capacitance at dc: 3.5pF
    • Input Resistance at dc: 10kO
  • Maximum Sample Rate: 125MSPS
  • Ultralow Power:
    • 1.8V Analog Power: 114mW
    • 3.3V Buffer Power: 96mW
    • I/O Power: 100mW (DDR LVDS)
  • High Dynamic Performance:
    • SNR: 68.3dBFS at 170MHz
    • SFDR: 87dBc at 170MHz
  • Output Interface:
    • Double Data Rate (DDR) LVDS with Programmable Swing and Strength:
      • Standard Swing: 350mV
      • Low Swing: 200mV
      • Default Strength: 100O Termination
      • 2x Strength: 50O Termination
    • 1.8V Parallel CMOS Interface Also Supported
  • Programmable Gain for SNR/SFDR Trade-Off
  • DC Offset Correction
  • Supports Low Input Clock Amplitude
  • Package: QFN-48 (7mm × 7mm)
  • Характеристики

    Volt_supply_source

    Analog and Digital

    Country_of_origin

    United States

    Sampling_rate

    125 Msps

    Volt_reference

    Internal

    Digital_supply_support

    Yes

    Architecture

    Pipelined

    Resolution

    12 Bit

    Typical_power_dissipation

    114 mW

    Signal_to_noise_ratio

    68.8 dBFS

    Input_type

    Voltage

    Input_signal_type

    Differential

    Input_volt

    1.5 Vp-p

    Бренд

    Msl_level

    3

    Number_of_analog_inputs

    1

    Htsn

    8542390001

    Eccn

    3A991.C.2

    Lead_finish

    Gold

    Max_processing_temp

    260

    Mounting

    Surface Mount

    Operating_temp

    -40 to 85 °C

    Pin_count

    48

    Product_dimensions

    7 x 7 x 0.9 mm

    Schedule_b

    8542390000

    Screening_level

    Industrial

    Specifications

    http://www.ti.com/general/docs/lit/getliterature.tsp?genericPartNumber=ADS41B25&&fileType=pdf

    Supplier_package

    VQFN EP

    Operating_supply_volt

    1.7, 1.8 V, 1.9

    Number_of_adcs

    1

    Digital_interface_type

    LVDS, Parallel, Serial

    SKU: ADS41B25IRGZR

    Description

    The ADS41B25 is a member of the ultralow-power ADS4xxx analog-to-digital converter (ADC) family, featuring integrated analog input buffers. This device uses innovative design techniques to achieve high dynamic performance, while consuming extremely low power. The analog input pins have buffers, with the benefits of constant performance and input impedance across a wide frequency range. The device is well-suited for multi-carrier, wide bandwidth communications applications such as PA linearization. The ADS41B25 has features such as digital gain and offset correction. The gain option can be used to improve SFDR performance at lower full-scale input ranges, especially at high input frequencies. The integrated dc offset correction loop can be used to estimate and cancel the ADC offset. At lower sampling rates, the ADC automatically operates at scaled-down power with no loss in performance. The device supports both double data rate (DDR) low-voltage differential signaling (LVDS) and parallel CMOS digital output interfaces. The low data rate of the DDR LVDS interface (maximum 500MBPS) makes it possible to use low-cost field-programmable gate array (FPGA)-based receivers. The device has a low-swing LVDS mode that can be used to further reduce the power consumption. The strength of the LVDS output buffers can also be increased to support 50O differential termination. The device is available in a compact QFN-48 package and is specified over the industrial temperature range (–40°C to +85°C). 

  • Resolution: 12-Bit, 125MSPS
  • Integrated High-Impedance
    Analog Input Buffer:
    • Input Capacitance at dc: 3.5pF
    • Input Resistance at dc: 10kO
  • Maximum Sample Rate: 125MSPS
  • Ultralow Power:
    • 1.8V Analog Power: 114mW
    • 3.3V Buffer Power: 96mW
    • I/O Power: 100mW (DDR LVDS)
  • High Dynamic Performance:
    • SNR: 68.3dBFS at 170MHz
    • SFDR: 87dBc at 170MHz
  • Output Interface:
    • Double Data Rate (DDR) LVDS with Programmable Swing and Strength:
      • Standard Swing: 350mV
      • Low Swing: 200mV
      • Default Strength: 100O Termination
      • 2x Strength: 50O Termination
    • 1.8V Parallel CMOS Interface Also Supported
  • Programmable Gain for SNR/SFDR Trade-Off
  • DC Offset Correction
  • Supports Low Input Clock Amplitude
  • Package: QFN-48 (7mm × 7mm)
  • Additional information

    Volt_supply_source

    Analog and Digital

    Country_of_origin

    United States

    Sampling_rate

    125 Msps

    Volt_reference

    Internal

    Digital_supply_support

    Yes

    Architecture

    Pipelined

    Resolution

    12 Bit

    Typical_power_dissipation

    114 mW

    Signal_to_noise_ratio

    68.8 dBFS

    Input_type

    Voltage

    Input_signal_type

    Differential

    Input_volt

    1.5 Vp-p

    Бренд

    Msl_level

    3

    Number_of_analog_inputs

    1

    Htsn

    8542390001

    Eccn

    3A991.C.2

    Lead_finish

    Gold

    Max_processing_temp

    260

    Mounting

    Surface Mount

    Operating_temp

    -40 to 85 °C

    Pin_count

    48

    Product_dimensions

    7 x 7 x 0.9 mm

    Schedule_b

    8542390000

    Screening_level

    Industrial

    Specifications

    http://www.ti.com/general/docs/lit/getliterature.tsp?genericPartNumber=ADS41B25&&fileType=pdf

    Supplier_package

    VQFN EP

    Operating_supply_volt

    1.7, 1.8 V, 1.9

    Number_of_adcs

    1

    Digital_interface_type

    LVDS, Parallel, Serial