ADC Octal Pipelined 80Msps 12-bit Serial 80-Pin HTQFP EP Tube, ADS5292IPFP, Texas Instruments

Using CMOS process technology and innovative circuit techniques, the ADS5292 is a low power 80MSPS 8-Channel ADC. Low power consumption, high SNR, low SFDR, and consistent overload recovery allow users to design high performance systems. The ADS5292 has a digital processing block that integrates several commonly used digital functions for improving system performance. It includes a digital filter module that has built-in decimation filters (with low-pass, high-pass and band-pass characteristics). The decimation rate is also programmable (by 2, by 4, or by 8). This makes it useful for narrow-band applications, where the filters can be used conveniently to improve SNR and knock-off harmonics, while at the same time reducing the output data rate. The device includes an averaging mode where two channels (or even four channels) can be averaged to improve SNR.Serial LVDS outputs reduce the number of interface lines and enable the highest system integration. The digital data from each channel ADC can be output over one or two wires of LVDS output lines depending on the ADC sampling rate. This 2-wire interface helps keep the serial data rate low, allowing low cost FPGA based receivers to be used even at high sample rate. A unique feature is the programmable mapping module that allows flexible mapping between the input channels and the LVDS output pins. This helps greatly reduce the complexity of LVDS output routing and can potentially result in cheaper system boards by reducing the number of PCB layers.The device integrates an internal reference trimmed to accurately match across devices. Best performance is expected to be achieved through the internal reference mode. The device can be driven with external references as well. The device is available in a 12 mm × 12 mm 80-pin QFP. It is specified over a –40°C to 85°C operating temperature range. ADS5292 is completely pin-to-pin and register compatible to ADS5294.

  • Maximum Sample Rate: 80 MSPS/12-Bit
  • High Signal-to-Noise Ratio
    • 70-dBFS SNR at 5 MHz/80 MSPS
    • 71.5-dBFS SNR at 5 MHz/80 MSPS and Decimation Filter = 2
    • 85-dBc SFDR at 5 MHz/80 MSPS
  • Low Power Consumption
    • 48 mW/CH at 50 MSPS
    • 54 mW/CH at 65 MSPS
    • 66 mW/CH at 80 MSPS (2 LVDS Wire Per Channel)
  • Digital Processing Block
    • Programmable FIR Decimation Filter and Oversampling to Minimize
      Harmonic Interference
    • Programmable IIR High Pass Filter to Minimize DC Offset
    • Programmable Digital Gain: 0 dB to 12 dB
    • 2- or 4-=Channel Averaging
  • Flexible Serialized LVDS Outputs:
    • One or Two wires of LVDS Output Lines per Channel Depending on ADC
      Sampling Rate
    • Programmable Mapping Between ADC Input Channels and LVDS Output
      Pins-Eases Board Design
    • Variety of Test Patterns to Verify Data Capture by
      FPGA/Receiver
  • Internal and External References
  • 1.8V Operation for Low Power Consumption
  • Low-Frequency Noise Suppression
  • Recovery From 6-dB Overload within 1 Clock Cycle
  • Package: 12-mm × 12-mm 80-Pin QFP
  • Характеристики

    Volt_supply_source

    Analog and Digital

    Eccn

    EAR99

    Number_of_adcs

    8

    Operating_supply_volt

    1.7, 1.8 V, 1.9

    Supplier_package

    HTQFP EP

    Specifications

    http://www.ti.com/general/docs/lit/getliterature.tsp?genericPartNumber=ADS5292&&fileType=pdf

    Schedule_b

    8542390000

    Product_dimensions

    12 x 12 x 1 mm

    Pin_count

    80

    Operating_temp

    -40 to 85 °C

    Mounting

    Surface Mount

    Max_processing_temp

    260

    Lead_finish

    Gold

    Htsn

    8542390001

    Country_of_origin

    United States

    Number_of_analog_inputs

    8

    Msl_level

    3

    Бренд

    Input_volt

    2 Vp-p

    Input_signal_type

    Differential

    Input_type

    Voltage

    Signal_to_noise_ratio

    72 dBFS

    Differential_nonlinearity

    0.8 LSB

    Resolution

    12 Bit

    Architecture

    Pipelined

    Digital_supply_support

    Yes

    Volt_reference

    External, Internal

    Sampling_rate

    80 Msps

    Digital_interface_type

    LVDS, Serial

    Артикул: ADS5292IPFP

    Описание

    Using CMOS process technology and innovative circuit techniques, the ADS5292 is a low power 80MSPS 8-Channel ADC. Low power consumption, high SNR, low SFDR, and consistent overload recovery allow users to design high performance systems. The ADS5292 has a digital processing block that integrates several commonly used digital functions for improving system performance. It includes a digital filter module that has built-in decimation filters (with low-pass, high-pass and band-pass characteristics). The decimation rate is also programmable (by 2, by 4, or by 8). This makes it useful for narrow-band applications, where the filters can be used conveniently to improve SNR and knock-off harmonics, while at the same time reducing the output data rate. The device includes an averaging mode where two channels (or even four channels) can be averaged to improve SNR.Serial LVDS outputs reduce the number of interface lines and enable the highest system integration. The digital data from each channel ADC can be output over one or two wires of LVDS output lines depending on the ADC sampling rate. This 2-wire interface helps keep the serial data rate low, allowing low cost FPGA based receivers to be used even at high sample rate. A unique feature is the programmable mapping module that allows flexible mapping between the input channels and the LVDS output pins. This helps greatly reduce the complexity of LVDS output routing and can potentially result in cheaper system boards by reducing the number of PCB layers.The device integrates an internal reference trimmed to accurately match across devices. Best performance is expected to be achieved through the internal reference mode. The device can be driven with external references as well. The device is available in a 12 mm × 12 mm 80-pin QFP. It is specified over a –40°C to 85°C operating temperature range. ADS5292 is completely pin-to-pin and register compatible to ADS5294.

  • Maximum Sample Rate: 80 MSPS/12-Bit
  • High Signal-to-Noise Ratio
    • 70-dBFS SNR at 5 MHz/80 MSPS
    • 71.5-dBFS SNR at 5 MHz/80 MSPS and Decimation Filter = 2
    • 85-dBc SFDR at 5 MHz/80 MSPS
  • Low Power Consumption
    • 48 mW/CH at 50 MSPS
    • 54 mW/CH at 65 MSPS
    • 66 mW/CH at 80 MSPS (2 LVDS Wire Per Channel)
  • Digital Processing Block
    • Programmable FIR Decimation Filter and Oversampling to Minimize
      Harmonic Interference
    • Programmable IIR High Pass Filter to Minimize DC Offset
    • Programmable Digital Gain: 0 dB to 12 dB
    • 2- or 4-=Channel Averaging
  • Flexible Serialized LVDS Outputs:
    • One or Two wires of LVDS Output Lines per Channel Depending on ADC
      Sampling Rate
    • Programmable Mapping Between ADC Input Channels and LVDS Output
      Pins-Eases Board Design
    • Variety of Test Patterns to Verify Data Capture by
      FPGA/Receiver
  • Internal and External References
  • 1.8V Operation for Low Power Consumption
  • Low-Frequency Noise Suppression
  • Recovery From 6-dB Overload within 1 Clock Cycle
  • Package: 12-mm × 12-mm 80-Pin QFP
  • Детали

    Volt_supply_source

    Analog and Digital

    Eccn

    EAR99

    Number_of_adcs

    8

    Operating_supply_volt

    1.7, 1.8 V, 1.9

    Supplier_package

    HTQFP EP

    Specifications

    http://www.ti.com/general/docs/lit/getliterature.tsp?genericPartNumber=ADS5292&&fileType=pdf

    Schedule_b

    8542390000

    Product_dimensions

    12 x 12 x 1 mm

    Pin_count

    80

    Operating_temp

    -40 to 85 °C

    Mounting

    Surface Mount

    Max_processing_temp

    260

    Lead_finish

    Gold

    Htsn

    8542390001

    Country_of_origin

    United States

    Number_of_analog_inputs

    8

    Msl_level

    3

    Бренд

    Input_volt

    2 Vp-p

    Input_signal_type

    Differential

    Input_type

    Voltage

    Signal_to_noise_ratio

    72 dBFS

    Differential_nonlinearity

    0.8 LSB

    Resolution

    12 Bit

    Architecture

    Pipelined

    Digital_supply_support

    Yes

    Volt_reference

    External, Internal

    Sampling_rate

    80 Msps

    Digital_interface_type

    LVDS, Serial