MCU 32-Bit LPC407x ARM Cortex M4 RISC 512KB Flash 3.3V 100-Pin LQFP Tray, LPC4078FBD100E, NXP

The LPC407x is an ARM Cortex-M4 based digital signal controller for embedded applications requiring a high level of integration and low power dissipation. The ARM Cortex-M4 is a next generation core that offers system enhancements such as low power consumption, enhanced debug features, and a high level of support block integration. The ARM Cortex-M4 CPU incorporates a 3-stage pipeline, uses a Harvard architecture with separate local instruction and data buses as well as a third bus for peripherals, and includes an internal prefetch unit that supports speculative branching. The ARM Cortex-M4 supports single-cycle digital signal processing and SIMD instructions. A hardware floating-point processor is integrated in the core for several versions of the part. The LPC407x adds a specialized flash memory accelerator to accomplish optimal performance when executing code from flash. The LPC407x is targeted to operate at up to 120 MHz CPU frequency. The peripheral complement of the LPC407x includes up to 512 kB of flash program memory, up to 96 kB of SRAM data memory, up to 4032 byte of EEPROM data memory, External Memory controller (EMC), Ethernet, USB Device/Host/OTG, an SPI Flash Interface (SPIFI), a General Purpose DMA controller, five UARTs, three SSP controllers, three I2C-bus interfaces, a Quadrature Encoder Interface, four general purpose timers, two general purpose PWMs with six outputs each and one motor control PWM, an ultra-low power RTC with separate battery supply and event recorder, a windowed watchdog timer, a CRC calculation engine and up to 165 general purpose I/O pins. The analog peripherals include one eight-channel 12-bit ADC, two analog comparators, and a DAC. The pinout of LPC407x is intended to allow pin function compatibility with the LPC24xx/23xx as well as the LPC178x/7x families.

  • Functional replacement for LPC23xx/24xx and LPC178x/7x family devices.
  • ARM Cortex-M4 core:
    • ARM Cortex-M4 processor, running at frequencies of up to 120 MHz.
    • ARM Cortex-M4 built-in Memory Protection Unit (MPU) supporting eight regions.
    • ARM Cortex-M4 built-in Nested Vectored Interrupt Controller (NVIC).
    • Hardware floating-point unit (not all versions).
    • Non-maskable Interrupt (NMI) input.
    • JTAG and Serial Wire Debug (SWD), serial trace, eight breakpoints, and four watchpoints.
    • System tick timer.
  • System:
    • Multilayer AHB matrix interconnect provides a separate bus for each AHB master. AHB masters include the CPU, and General Purpose DMA controller. This interconnect provides communication with no arbitration delays unless two masters attempt to access the same slave at the same time.
    • Split APB bus allows for higher throughput with fewer stalls between the CPU and DMA. A single level of write buffering allows the CPU to continue without waiting for completion of APB writes if the APB was not already busy.
    • Embedded Trace Macrocell (ETM) module supports real-time trace.
    • Boundary scan for simplified board testing.
  • Memory:
    • 512 kB on-chip flash program memory with In-System Programming (ISP) and In-Application Programming (IAP) capabilities. The combination of an enhanced flash memory accelerator and location of the flash memory on the CPU local code/data bus provides high code performance from flash.
    • Up to 96 kB on-chip SRAM includes:64 kB of main SRAM on the CPU with local code/data bus for high-performance CPU access. Two 16 kB peripheral SRAM blocks with separate access paths for higher throughput. These SRAM blocks may be used for DMA memory as well as for general purpose instruction and data storage.
    • Up to 4032 byte on-chip EEPROM.
  • External Memory Controller (EMC) provides support for asynchronous static memory devices such as RAM, ROM and flash, as well as dynamic memories such as single data rate SDRAM.
  • Eight channel General Purpose DMA controller (GPDMA) on the AHB multilayer matrix that can be used with the SSP, I2S, UART, CRC engine, Analog-to-Digital and Digital-to-Analog converter peripherals, timer match signals, GPIO, and for memory-to-memory transfers.
  • Serial interfaces:
    • Quad SPI Flash Interface (SPIFI) with four lanes and up to 40 MB per second.
    • Ethernet MAC with MII/RMII interface and associated DMA controller. These functions reside on an independent AHB.
    • USB 2.0 full-speed dual port device/host/OTG controller with on-chip PHY and associated DMA controller.
    • Five UARTs with fractional baud rate generation, internal FIFO, DMA support, and RS-485/EIA-485 support. One UART (UART1) has full modem control I/O, and one UART (USART4) supports IrDA, synchronous mode, and a smart card mode conforming to ISO7816-3.
    • Three SSP controllers with FIFO and multi-protocol capabilities. The SSP interfaces can be used with the GPDMA controller.
    • Three enhanced I²C-bus interfaces, one with a true open-drain output supporting the full I²C-bus specification and Fast-mode Plus with data rates of 1 Mbit/s, two with standard port pins. Enhancements include multiple address recognition and monitor mode.
    • I²S (Inter-IC Sound) interface for digital audio input or output. It can be used with the GPDMA.
    • CAN controller with two channels.
  • Digital peripherals:
    • SD/MMC memory card interface.
    • Up to 165 General Purpose I/O (GPIO) pins depending on the packaging, with configurable pull-up/down resistors, open-drain mode, and repeater mode.

Характеристики

Program_memory_type

Flash

Product_dimensions

14 x 14 x 1.4

Specifications

https://4donline.ihs.com/images/VipMasterIC/IC/PHGL/PHGL-S-A0002884601/PHGL-S-A0002884601-1.pdf?hkey=52A5661711E402568146F3353EA87419

Special_features

CAN Controller

Screening_level

Industrial

Schedule_b

8542310000

Ram_size

96 KB

Program_memory_size

512 Kb

Htsn

8542310001

Pin_count

100

Operating_temperature

-40 to 85 °C

Operating_supply_voltage

3.3 V

Watchdog

1

Analog_comparators

2

Eccn

EAR99

Instruction_set_architecture

RISC

Supplier_package

LQFP

Device_core

ARM Cortex M4

Msl_level

2

Data_memory_size

4032 byte

Data_bus_width

32 Bit

Country_of_origin

Taiwan

Бренд

On_chip_adc

8-chx12-bit

Min_operating_supply_voltage

2.4 V

Number_of_timers

4

Тип интерфейса

CAN/Ethernet/I2C/I2S/SPI/UART/USB

Mounting

Surface Mount

Max_speed

120 MHz

Max_processing_temp

260 °C

Max_power_dissipation

1500 mW

Max_operating_supply_voltage

3.6 V

Max_expanded_memory_size

1 GB

Lead_finish

Pure Tin

Артикул: LPC4078FBD100E

Описание

The LPC407x is an ARM Cortex-M4 based digital signal controller for embedded applications requiring a high level of integration and low power dissipation. The ARM Cortex-M4 is a next generation core that offers system enhancements such as low power consumption, enhanced debug features, and a high level of support block integration. The ARM Cortex-M4 CPU incorporates a 3-stage pipeline, uses a Harvard architecture with separate local instruction and data buses as well as a third bus for peripherals, and includes an internal prefetch unit that supports speculative branching. The ARM Cortex-M4 supports single-cycle digital signal processing and SIMD instructions. A hardware floating-point processor is integrated in the core for several versions of the part. The LPC407x adds a specialized flash memory accelerator to accomplish optimal performance when executing code from flash. The LPC407x is targeted to operate at up to 120 MHz CPU frequency. The peripheral complement of the LPC407x includes up to 512 kB of flash program memory, up to 96 kB of SRAM data memory, up to 4032 byte of EEPROM data memory, External Memory controller (EMC), Ethernet, USB Device/Host/OTG, an SPI Flash Interface (SPIFI), a General Purpose DMA controller, five UARTs, three SSP controllers, three I2C-bus interfaces, a Quadrature Encoder Interface, four general purpose timers, two general purpose PWMs with six outputs each and one motor control PWM, an ultra-low power RTC with separate battery supply and event recorder, a windowed watchdog timer, a CRC calculation engine and up to 165 general purpose I/O pins. The analog peripherals include one eight-channel 12-bit ADC, two analog comparators, and a DAC. The pinout of LPC407x is intended to allow pin function compatibility with the LPC24xx/23xx as well as the LPC178x/7x families.

  • Functional replacement for LPC23xx/24xx and LPC178x/7x family devices.
  • ARM Cortex-M4 core:
    • ARM Cortex-M4 processor, running at frequencies of up to 120 MHz.
    • ARM Cortex-M4 built-in Memory Protection Unit (MPU) supporting eight regions.
    • ARM Cortex-M4 built-in Nested Vectored Interrupt Controller (NVIC).
    • Hardware floating-point unit (not all versions).
    • Non-maskable Interrupt (NMI) input.
    • JTAG and Serial Wire Debug (SWD), serial trace, eight breakpoints, and four watchpoints.
    • System tick timer.
  • System:
    • Multilayer AHB matrix interconnect provides a separate bus for each AHB master. AHB masters include the CPU, and General Purpose DMA controller. This interconnect provides communication with no arbitration delays unless two masters attempt to access the same slave at the same time.
    • Split APB bus allows for higher throughput with fewer stalls between the CPU and DMA. A single level of write buffering allows the CPU to continue without waiting for completion of APB writes if the APB was not already busy.
    • Embedded Trace Macrocell (ETM) module supports real-time trace.
    • Boundary scan for simplified board testing.
  • Memory:
    • 512 kB on-chip flash program memory with In-System Programming (ISP) and In-Application Programming (IAP) capabilities. The combination of an enhanced flash memory accelerator and location of the flash memory on the CPU local code/data bus provides high code performance from flash.
    • Up to 96 kB on-chip SRAM includes:64 kB of main SRAM on the CPU with local code/data bus for high-performance CPU access. Two 16 kB peripheral SRAM blocks with separate access paths for higher throughput. These SRAM blocks may be used for DMA memory as well as for general purpose instruction and data storage.
    • Up to 4032 byte on-chip EEPROM.
  • External Memory Controller (EMC) provides support for asynchronous static memory devices such as RAM, ROM and flash, as well as dynamic memories such as single data rate SDRAM.
  • Eight channel General Purpose DMA controller (GPDMA) on the AHB multilayer matrix that can be used with the SSP, I2S, UART, CRC engine, Analog-to-Digital and Digital-to-Analog converter peripherals, timer match signals, GPIO, and for memory-to-memory transfers.
  • Serial interfaces:
    • Quad SPI Flash Interface (SPIFI) with four lanes and up to 40 MB per second.
    • Ethernet MAC with MII/RMII interface and associated DMA controller. These functions reside on an independent AHB.
    • USB 2.0 full-speed dual port device/host/OTG controller with on-chip PHY and associated DMA controller.
    • Five UARTs with fractional baud rate generation, internal FIFO, DMA support, and RS-485/EIA-485 support. One UART (UART1) has full modem control I/O, and one UART (USART4) supports IrDA, synchronous mode, and a smart card mode conforming to ISO7816-3.
    • Three SSP controllers with FIFO and multi-protocol capabilities. The SSP interfaces can be used with the GPDMA controller.
    • Three enhanced I²C-bus interfaces, one with a true open-drain output supporting the full I²C-bus specification and Fast-mode Plus with data rates of 1 Mbit/s, two with standard port pins. Enhancements include multiple address recognition and monitor mode.
    • I²S (Inter-IC Sound) interface for digital audio input or output. It can be used with the GPDMA.
    • CAN controller with two channels.
  • Digital peripherals:
    • SD/MMC memory card interface.
    • Up to 165 General Purpose I/O (GPIO) pins depending on the packaging, with configurable pull-up/down resistors, open-drain mode, and repeater mode.

Детали

Program_memory_type

Flash

Product_dimensions

14 x 14 x 1.4

Specifications

https://4donline.ihs.com/images/VipMasterIC/IC/PHGL/PHGL-S-A0002884601/PHGL-S-A0002884601-1.pdf?hkey=52A5661711E402568146F3353EA87419

Special_features

CAN Controller

Screening_level

Industrial

Schedule_b

8542310000

Ram_size

96 KB

Program_memory_size

512 Kb

Htsn

8542310001

Pin_count

100

Operating_temperature

-40 to 85 °C

Operating_supply_voltage

3.3 V

Watchdog

1

Analog_comparators

2

Eccn

EAR99

Instruction_set_architecture

RISC

Supplier_package

LQFP

Device_core

ARM Cortex M4

Msl_level

2

Data_memory_size

4032 byte

Data_bus_width

32 Bit

Country_of_origin

Taiwan

Бренд

On_chip_adc

8-chx12-bit

Min_operating_supply_voltage

2.4 V

Number_of_timers

4

Тип интерфейса

CAN/Ethernet/I2C/I2S/SPI/UART/USB

Mounting

Surface Mount

Max_speed

120 MHz

Max_processing_temp

260 °C

Max_power_dissipation

1500 mW

Max_operating_supply_voltage

3.6 V

Max_expanded_memory_size

1 GB

Lead_finish

Pure Tin