Описание
The SMART SAM G54 is a series of Flash microcontrollers based on the high-performance 32-bit ARM Cortex -M4 RISC processor. They operate at a maximum speed of 96 MHz and feature up to 512 Kbytes of Flash and 96 Kbytes of SRAM. The peripheral set includes one USART, two UARTs, three I2C-bus interfaces (TWI), up to two SPIs, two three-channel general-purpose 16-bit timers, two I²S controllers with two-way, one-channel pulse density modulation, one realtime timer (RTT), one real-time clock (RTC) and one 8-channel 12-bit ADC. The | SMART SAM G54 devices have two software-selectable low-power modes: Sleep and Wait. In Sleep mode, the processor is stopped while all other functions can be kept running. In Wait mode, all clocks and functions are stopped but some peripherals can be configured to wake up the system based on predefined conditions. This feature, called SleepWalking, performs a partial asynchronous wake-up, thus allowing the processor to wake up only needed.
- Core
- ARM Cortex-M4 up to 96 MHz
- Memory Protection Unit (MPU)
- DSP Instructions
- Floating Point Unit (FPU)
- Thumb®-2 instruction set
- Memories
- 512 Kbytes embedded Flash
- 96 Kbytes embedded SRAM
- System
- Embedded voltage regulator for single-supply operation
- Power-on reset (POR) and Watchdog for safe operation
- Quartz or ceramic resonator oscillators: 3 to 20 MHz with clock failure detection and 32.768 kHz for RTT or device clock
- High-precision 8/16/24 MHz factory-trimmed internal RC oscillator. In-application trimming access for frequency adjustment
- Slow clock internal RC oscillator as permanent low-power mode device clock
- PLL range from 24 MHz to 96 MHz for device clock
- 28 peripheral DMA (PDC) channels
- 8 x 32-bit General-Purpose Backup Registers (GPBR)
- 16 external interrupt lines
- Power consumption in Active mode
- 102 µA/MHz running Fibonacci in SRAM
- Low-power modes (typical value)
- Wait mode down to 8 µA
- Wake-up time less than 5 µs
- Asynchronous partial wake-up (SleepWalking™) on UART and TWI
- Peripherals
- One USART with SPI mode
- Two Inter-IC Sound Controllers (I²S)
- Two-way one-channel Pulse Density Modulation (PDM) (interfaces up to two microphones in PDM mode) ?
- Two UARTs ?
- Three Two-wire Interface (TWI) modules featuring two TWI masters and one high-speed TWI slave ?
- One fast SPI at up to 24 Mbit/s ?
- Two three-channel 16-bit Timer/Counters (TC) with Capture, Waveform, Compare and PWM modes ?
- One 32-bit Real-Time Timer (RTT) ?
- One 32-bit Real-Time Clock (RTC)
- I/O ?
- Up to 38 I/O lines with external interrupt capability (edge or level), debouncing, glitch filtering and ondie series resistor termination. Individually programmable open-drain, pull-up and pull-down resistor and synchronous output ?
- Two PIO Controllers provide control of up to 25 I/O lines
- Analog ?
- One 8-channel ADC, resolution up to 12 bits, sampling rate up to 800 kSPS
- Package ?
- 49-ball WLCSP
- 100-pin LQFP, 14 x 14 mm, pitch 0.5 mm
- Temperature operating range ?
- Industrial (-40° C to +85° C)