Audio Codec 2ADC / 2DAC 24-Bit 44-Pin PQFP Tray, UDA1355H/N2,557, NXP

The UDA1355H is a single-chip IEC 60958 decoder and encoder with integrated stereo digital-to-analog converters and analog-to-digital converters employing bitstream conversion techniques. The UDA1355H has a selectable one-of-four SPDIF input (accepting level I, II and III timing) and one SPDIF output which can generate level II output signals with CMOS levels. In microcontroller mode the UDA1355H offers a large variety of possibilities for defining signal flows through the IC, offering a flexible analog, digital and SPDIF converter chip with possibilities for off-chip sound processing via the digital input and output interface. A lock indicator is available on pin LOCK when the IEC 60958 decoder and the clock regeneration mechanism is in lock. By default the DAC output and the digital data interface output are muted when the decoder is not in lock. The UDA1355H contains two clock systems which can run at independent frequencies, allowing to lock-on to an incoming SPDIF or digital audio signal, and in the mean time generating a stable signal by means of the crystal oscillator for driving, for example, the ADC or SPDIF output signal. Using the crystal oscillator (which requires a 12.288 MHz crystal) and the on-chip low jitter PLL, all standard audio sampling frequencies (fs= 32, 44.1 and 48 kHz including half and double these frequencies) can be generated.

General

  • 2.7 to 3.6 V power supply
  • Integrated digital interpolator filter and Digital-to-Analog Converter (DAC)
  • 24-bit data path in interpolator
  • No analog post filtering required for DAC
  • Integrated Analog-to-Digital Converter (ADC), Programmable Gain Amplifier (PGA) and digital decimator filter
  • 24-bit data path in decimator
  • Master or slave mode for digital audio data I/O interface
  • I²S-bus, MSB-justified, LSB-justified 16, 18, 20, and 24 bits formats supported on digital I/O interface.

Control

  • Controlled by means of static pins or microcontroller (L3-bus or I²C-bus) interface.

IEC 60958 input

  • On-chip amplifier for converting IEC 60958 input to CMOS levels
  • Supports level I, II and III timing
  • Selectable IEC 60958 input channel, one of four
  • Supports input frequencies from 28 to 96 kHz
  • Lock indication signal available on pin LOCK
  • 40 status bits can be read for left and right channel via L3-bus or I²C-bus
  • Channel status bits available via L3-bus or I²C-bus: lock, pre-emphasis, audio sample frequency, two channel Pulse Code Modulation (PCM) indication and clock accuracy
  • Pre-emphasis information of incoming IEC 60958 bitstream available in register
  • Detection of digital data preamble, such as AC3, available on pin in microcontroller mode.

IEC 60958 output

  • CMOS output level converted to IEC 60958 output signal
  • Full-swing digital signal, with level II timing using crystal oscillator clock
  • 32, 44.1 and 48 kHz output frequencies supported in static mode
  • 32, 44.1 and 48 kHz output frequencies (including double and half of these frequencies) supported in microcontroller mode
  • Via microcontroller, 40 status bits can be set for left and right channel.

Digital I/O interface

  • Supports sampling frequencies from 16 to 100 kHz
  • Supported static mode:
    • I²S-bus format
    • LSB-justified 16 and 24 bits format
    • MSB-justified format.
  • Supported microcontroller mode:
    • I²S-bus format
    • LSB-justified 16, 18, 20 or 24 bits format
    • MSB-justified format.
  • BCK and WS signals can be slave or master, depending on application mode.

ADC digital sound processing

  • Supports sampling frequencies from 16 to 100 kHz
  • Analog front-end includes a 0 to +24 dB PGA in steps of 3 dB, selectable via microcontroller interface
  • Digital independent left and right volume control of +24 to -63.5 dB in steps of 0.5 dB via microcontroller interface
  • Bitstream ADC operating at 64fs
  • Comb filter decreases sample rate from 64fs to 8fs
  • Decimator filter (8fs to fs ) made of a cascade of three FIR half-band filters.

DAC digital sound processing

  • Digital de-emphasis for 32, 44.1, 48 and 96 kHz audio sampling frequencies
  • Automatic de-emphasis when using IEC 60958 to DAC
  • Soft mute made of a cosine roll-off circuit selectable via pin MUTE or L3-bus interface
  • Programmable digital silence detector
  • Interpolating filter (fs to 64fs or fs to 128fs ) comprising a recursive and a FIR filter in cascade
  • Selectable fifth-order noise shaper operating at 64fs or third-order noise shaper operating at 128fs (specially for low sampling frequencies, e.g. 16 kHz) generating bitstream for DAC
  • Filter Stream DAC (FSDAC)

Характеристики

Бренд

Operating_temperature

-40 to 85 °C

Adc_dac_resolution

24 Bit

Number_of_adc_inputs

2

Supplier_package

PQFP

Specifications

https://4donline.ihs.com/images/VipMasterIC/IC/PHGL/PHGLS20915/PHGLS20915-1.pdf?hkey=52A5661711E402568146F3353EA87419

Schedule_b

8542390000

Sampling_rate

96 ksps

Product_dimensions

10.1 x 10.1 x 1.85 mm

Pin_count

44

Number_of_dac_outputs

2

Number_of_dacs

2

Operating_supply_voltage

3 V

Количество каналов

2ADC /2 DAC

Number_of_adcs

2

Msl_level

3

Mounting

Surface Mount

Max_processing_temp

250, 260

Lead_finish

Matte Tin

Kind

General Purpose

Htsn

8542390001

Eccn

EAR99

SKU: UDA1355H/N2,557

Description

The UDA1355H is a single-chip IEC 60958 decoder and encoder with integrated stereo digital-to-analog converters and analog-to-digital converters employing bitstream conversion techniques. The UDA1355H has a selectable one-of-four SPDIF input (accepting level I, II and III timing) and one SPDIF output which can generate level II output signals with CMOS levels. In microcontroller mode the UDA1355H offers a large variety of possibilities for defining signal flows through the IC, offering a flexible analog, digital and SPDIF converter chip with possibilities for off-chip sound processing via the digital input and output interface. A lock indicator is available on pin LOCK when the IEC 60958 decoder and the clock regeneration mechanism is in lock. By default the DAC output and the digital data interface output are muted when the decoder is not in lock. The UDA1355H contains two clock systems which can run at independent frequencies, allowing to lock-on to an incoming SPDIF or digital audio signal, and in the mean time generating a stable signal by means of the crystal oscillator for driving, for example, the ADC or SPDIF output signal. Using the crystal oscillator (which requires a 12.288 MHz crystal) and the on-chip low jitter PLL, all standard audio sampling frequencies (fs= 32, 44.1 and 48 kHz including half and double these frequencies) can be generated.

General

  • 2.7 to 3.6 V power supply
  • Integrated digital interpolator filter and Digital-to-Analog Converter (DAC)
  • 24-bit data path in interpolator
  • No analog post filtering required for DAC
  • Integrated Analog-to-Digital Converter (ADC), Programmable Gain Amplifier (PGA) and digital decimator filter
  • 24-bit data path in decimator
  • Master or slave mode for digital audio data I/O interface
  • I²S-bus, MSB-justified, LSB-justified 16, 18, 20, and 24 bits formats supported on digital I/O interface.

Control

  • Controlled by means of static pins or microcontroller (L3-bus or I²C-bus) interface.

IEC 60958 input

  • On-chip amplifier for converting IEC 60958 input to CMOS levels
  • Supports level I, II and III timing
  • Selectable IEC 60958 input channel, one of four
  • Supports input frequencies from 28 to 96 kHz
  • Lock indication signal available on pin LOCK
  • 40 status bits can be read for left and right channel via L3-bus or I²C-bus
  • Channel status bits available via L3-bus or I²C-bus: lock, pre-emphasis, audio sample frequency, two channel Pulse Code Modulation (PCM) indication and clock accuracy
  • Pre-emphasis information of incoming IEC 60958 bitstream available in register
  • Detection of digital data preamble, such as AC3, available on pin in microcontroller mode.

IEC 60958 output

  • CMOS output level converted to IEC 60958 output signal
  • Full-swing digital signal, with level II timing using crystal oscillator clock
  • 32, 44.1 and 48 kHz output frequencies supported in static mode
  • 32, 44.1 and 48 kHz output frequencies (including double and half of these frequencies) supported in microcontroller mode
  • Via microcontroller, 40 status bits can be set for left and right channel.

Digital I/O interface

  • Supports sampling frequencies from 16 to 100 kHz
  • Supported static mode:
    • I²S-bus format
    • LSB-justified 16 and 24 bits format
    • MSB-justified format.
  • Supported microcontroller mode:
    • I²S-bus format
    • LSB-justified 16, 18, 20 or 24 bits format
    • MSB-justified format.
  • BCK and WS signals can be slave or master, depending on application mode.

ADC digital sound processing

  • Supports sampling frequencies from 16 to 100 kHz
  • Analog front-end includes a 0 to +24 dB PGA in steps of 3 dB, selectable via microcontroller interface
  • Digital independent left and right volume control of +24 to -63.5 dB in steps of 0.5 dB via microcontroller interface
  • Bitstream ADC operating at 64fs
  • Comb filter decreases sample rate from 64fs to 8fs
  • Decimator filter (8fs to fs ) made of a cascade of three FIR half-band filters.

DAC digital sound processing

  • Digital de-emphasis for 32, 44.1, 48 and 96 kHz audio sampling frequencies
  • Automatic de-emphasis when using IEC 60958 to DAC
  • Soft mute made of a cosine roll-off circuit selectable via pin MUTE or L3-bus interface
  • Programmable digital silence detector
  • Interpolating filter (fs to 64fs or fs to 128fs ) comprising a recursive and a FIR filter in cascade
  • Selectable fifth-order noise shaper operating at 64fs or third-order noise shaper operating at 128fs (specially for low sampling frequencies, e.g. 16 kHz) generating bitstream for DAC
  • Filter Stream DAC (FSDAC)

Additional information

Бренд

Operating_temperature

-40 to 85 °C

Adc_dac_resolution

24 Bit

Number_of_adc_inputs

2

Supplier_package

PQFP

Specifications

https://4donline.ihs.com/images/VipMasterIC/IC/PHGL/PHGLS20915/PHGLS20915-1.pdf?hkey=52A5661711E402568146F3353EA87419

Schedule_b

8542390000

Sampling_rate

96 ksps

Product_dimensions

10.1 x 10.1 x 1.85 mm

Pin_count

44

Number_of_dac_outputs

2

Number_of_dacs

2

Operating_supply_voltage

3 V

Количество каналов

2ADC /2 DAC

Number_of_adcs

2

Msl_level

3

Mounting

Surface Mount

Max_processing_temp

250, 260

Lead_finish

Matte Tin

Kind

General Purpose

Htsn

8542390001

Eccn

EAR99