ADC Quad Pipelined 125Msps 12-bit Serial (1-Wire, 2-Wire)/LVDS 64-Pin VQFN EP T/R, ADS6425IRGCT, Texas Instruments

The ADS6425 is a high performance 12-bit, 125-MSPS quad channel ADC. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes a 3.5 dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1dB steps up to 6dB. The output interface is 2-wire, where each ADC"s data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1Gbps easing receiver design. The ADS6425 also includes the traditional 1-wire interface that can be used at lower sampling frequencies. An internal phase locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 12-bit data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The LVDS output buffers have features such as programmable LVDS currents, current doubling modes, and internal termination options. These can be used to widen eye-openings and improve signal integrity, easing capture by the receiver. The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary. The ADS6425 has internal references, but can also support an external reference mode. The device is specified over the industrial temperature range (-40°C to 85°C).

  • Maximum Sample Rate: 125 MSPS
  • 12-Bit Resolution with No Missing Codes
  • 1.65-W Total Power
  • Simultaneous Sample and Hold
  • 70.3 dBFS SNR at Fin = 50 MHz
  • 83 dBc SFDR at Fin = 50 MHz, 0 dB Gain
  • 79 dBc SFDR at Fin = 170 MHz, 3.5 dB Gain
  • 3.5 dB Coarse Gain and up to 6 dB Programmable Fine Gain for SFDR/SNR Trade-Off
  • Serialized LVDS Outputs with Programmable Internal Termination Option
  • Supports Sine, LVCMOS, LVPECL, LVDS Clock Inputs and Amplitude Down to 400 mVpp Differential
  • Internal Reference with External Reference Support
  • No External Decoupling Required for References
  • 3.3-V Analog and Digital Supply
  • 64 QFN Package (9 mm × 9 mm)
  • Pin Compatible 14-Bit Family (ADS644X – SLAS532)
  • APPLICATIONS
    • Base-Station IFReceivers
    • Diversity Receivers
    • Medical Imaging
    • Test Equipment
  • Характеристики

    Volt_supply_source

    Single

    Number_of_analog_inputs

    4

    Sampling_rate

    125 Msps

    Volt_reference

    External, Internal

    Digital_supply_support

    No

    Architecture

    Pipelined

    Resolution

    12 Bit

    Typical_power_dissipation

    1650 mW

    Differential_nonlinearity

    -0.9, 2 LSB

    Signal_to_noise_ratio

    70.9 dBFS

    Input_type

    Voltage

    Input_signal_type

    Differential

    Input_volt

    2 Vp-p

    Бренд

    Msl_level

    3

    Country_of_origin

    Malaysia

    Eccn

    3A991.C.2

    Htsn

    8542390001

    Lead_finish

    Gold

    Max_power_dissipation

    1800 mW

    Max_processing_temp

    260

    Mounting

    Surface Mount

    Operating_temp

    -40 to 85 °C

    Pin_count

    64

    Product_dimensions

    9 x 9 x 0.88 mm

    Schedule_b

    8542390000

    Screening_level

    Industrial

    Specifications

    http://www.ti.com/general/docs/lit/getliterature.tsp?genericPartNumber=ADS6425&&fileType=pdf

    Supplier_package

    VQFN EP

    Operating_supply_volt

    3, 3.3 V, 3.6

    Number_of_adcs

    4

    Digital_interface_type

    LVDS, Serial (1-Wire, 2-Wire)

    Артикул: ADS6425IRGCT

    Описание

    The ADS6425 is a high performance 12-bit, 125-MSPS quad channel ADC. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes a 3.5 dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1dB steps up to 6dB. The output interface is 2-wire, where each ADC"s data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1Gbps easing receiver design. The ADS6425 also includes the traditional 1-wire interface that can be used at lower sampling frequencies. An internal phase locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 12-bit data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The LVDS output buffers have features such as programmable LVDS currents, current doubling modes, and internal termination options. These can be used to widen eye-openings and improve signal integrity, easing capture by the receiver. The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary. The ADS6425 has internal references, but can also support an external reference mode. The device is specified over the industrial temperature range (-40°C to 85°C).

  • Maximum Sample Rate: 125 MSPS
  • 12-Bit Resolution with No Missing Codes
  • 1.65-W Total Power
  • Simultaneous Sample and Hold
  • 70.3 dBFS SNR at Fin = 50 MHz
  • 83 dBc SFDR at Fin = 50 MHz, 0 dB Gain
  • 79 dBc SFDR at Fin = 170 MHz, 3.5 dB Gain
  • 3.5 dB Coarse Gain and up to 6 dB Programmable Fine Gain for SFDR/SNR Trade-Off
  • Serialized LVDS Outputs with Programmable Internal Termination Option
  • Supports Sine, LVCMOS, LVPECL, LVDS Clock Inputs and Amplitude Down to 400 mVpp Differential
  • Internal Reference with External Reference Support
  • No External Decoupling Required for References
  • 3.3-V Analog and Digital Supply
  • 64 QFN Package (9 mm × 9 mm)
  • Pin Compatible 14-Bit Family (ADS644X – SLAS532)
  • APPLICATIONS
    • Base-Station IFReceivers
    • Diversity Receivers
    • Medical Imaging
    • Test Equipment
  • Детали

    Volt_supply_source

    Single

    Number_of_analog_inputs

    4

    Sampling_rate

    125 Msps

    Volt_reference

    External, Internal

    Digital_supply_support

    No

    Architecture

    Pipelined

    Resolution

    12 Bit

    Typical_power_dissipation

    1650 mW

    Differential_nonlinearity

    -0.9, 2 LSB

    Signal_to_noise_ratio

    70.9 dBFS

    Input_type

    Voltage

    Input_signal_type

    Differential

    Input_volt

    2 Vp-p

    Бренд

    Msl_level

    3

    Country_of_origin

    Malaysia

    Eccn

    3A991.C.2

    Htsn

    8542390001

    Lead_finish

    Gold

    Max_power_dissipation

    1800 mW

    Max_processing_temp

    260

    Mounting

    Surface Mount

    Operating_temp

    -40 to 85 °C

    Pin_count

    64

    Product_dimensions

    9 x 9 x 0.88 mm

    Schedule_b

    8542390000

    Screening_level

    Industrial

    Specifications

    http://www.ti.com/general/docs/lit/getliterature.tsp?genericPartNumber=ADS6425&&fileType=pdf

    Supplier_package

    VQFN EP

    Operating_supply_volt

    3, 3.3 V, 3.6

    Number_of_adcs

    4

    Digital_interface_type

    LVDS, Serial (1-Wire, 2-Wire)