MCU 8-bit P80 80C51 CISC ROMLess 5V 40-Pin PDIP Tube, P80C31X2BN,112, NXP

The Philips microcontrollers described in this data sheet are high-performance static 80C51 designs incorporating Philips? high-density CMOS technology with operation from 2.7 V to 5.5 V. They support both 6-clock and 12-clock operation. The P8xC31X2/51X2 and P8xC32X2/52X2/54X2/58X2 contain 128 byte RAM and 256 byte RAM respectively, 32 I/O lines, three 16-bit counter/timers, a six-source, four-priority level nested interrupt structure, a serial I/O port for either multi-processor communications, I/O expansion or full duplex UART, and on-chip oscillator and clock circuits. In addition, the devices are low power static designs which offer a wide range of operating frequencies down to zero. Two software selectable modes of power reduction ? idle mode and power-down mode ? are available. The idle mode freezes the CPU while allowing the RAM, timers, serial port, and interrupt system to continue functioning. The power-down mode saves the RAM contents but freezes the oscillator, causing all other chip functions to be inoperative. Since the design is static, the clock can be stopped without loss of user data. Then the execution can be resumed from the point the clock was stopped.

  • 80C51 Central Processing Unit
    • 4 kbytes ROM/EPROM (P80/P87C51X2)
    • 8 kbytes ROM/EPROM (P80/P87C52X2)
    • 16 kbytes ROM/EPROM (P80/P87C54X2)
    • 32 kbytes ROM/EPROM (P80/P87C58X2)
    • 128 byte RAM (P80/P87C51X2 and P80C31X2)
    • 256 byte RAM (P80/P87C52/54X2/58X2 and P80C32X2)
    • Boolean processor
    • Fully static operation
    • Low voltage (2.7 V to 5.5 V at 16 MHz) operation
  • 12-clock operation with selectable 6-clock operation (via software or via parallel programmer)
  • Memory addressing capability
    • Up to 64 kbytes ROM and 64 kbytes RAM
  • Power control modes:
    • Clock can be stopped and resumed
    • Idle mode
    • Power-down mode
  • CMOS and TTL compatible
  • Two speed ranges at VCC = 5 V
    • 0 to 30 MHz with 6-clock operation
    • 0 to 33 MHz with 12-clock operation
  • PLCC, DIP, TSSOP or LQFP packages
  • Extended temperature ranges
  • Dual Data Pointers
  • Security bits:
    • ROM (2 bits)
    • OTP (3 bits)
  • Encryption array – 64 bytes
  • Four interrupt priority levels
  • Six interrupt sources
  • Four 8-bit I/O ports
  • Full-duplex enhanced UART
    • Framing error detection
    • Automatic address recognition
  • Three 16-bit timers/counters T0, T1 (standard 80C51) and additional T2 (capture and compare)
  • Programmable clock-out pin
  • Asynchronous port reset
  • Low EMI (inhibit ALE, slew rate controlled outputs, and 6-clock mode)
  • Wake-up from Power Down by an external interrupt.

Характеристики

Бренд

Operating_supply_voltage

5 V

Min_operating_supply_voltage

4.5 V

Max_operating_supply_voltage

5.5 V

Supplier_package

PDIP

Specifications

https://4donline.ihs.com/images/VipMasterIC/IC/PHGL/PHGLS11165/PHGLS11165-1.pdf?hkey=52A5661711E402568146F3353EA87419

Screening_level

Extended

Schedule_b

8542310000

Ram_size

128 byte

Program_memory_type

ROMLess

Product_dimensions

52.5 x 14.1 x 4 mm

Pin_count

40

Operating_temperature

0 to 70 °C

Number_of_timers

3

Data_bus_width

8 Bit

Number_of_programmable_i_os

32

Msl_level

1

Mounting

Through Hole

Maximum_speed

33 MHz

Max_processing_temp

260

Lead_finish

Matte Tin

Тип интерфейса

UART

Instruction_set_architecture

CISC

Htsn

8542310001

Eccn

EAR99

Device_core

80C51

Max_power_dissipation

1500 mW

Артикул: P80C31X2BN,112

Описание

The Philips microcontrollers described in this data sheet are high-performance static 80C51 designs incorporating Philips? high-density CMOS technology with operation from 2.7 V to 5.5 V. They support both 6-clock and 12-clock operation. The P8xC31X2/51X2 and P8xC32X2/52X2/54X2/58X2 contain 128 byte RAM and 256 byte RAM respectively, 32 I/O lines, three 16-bit counter/timers, a six-source, four-priority level nested interrupt structure, a serial I/O port for either multi-processor communications, I/O expansion or full duplex UART, and on-chip oscillator and clock circuits. In addition, the devices are low power static designs which offer a wide range of operating frequencies down to zero. Two software selectable modes of power reduction ? idle mode and power-down mode ? are available. The idle mode freezes the CPU while allowing the RAM, timers, serial port, and interrupt system to continue functioning. The power-down mode saves the RAM contents but freezes the oscillator, causing all other chip functions to be inoperative. Since the design is static, the clock can be stopped without loss of user data. Then the execution can be resumed from the point the clock was stopped.

  • 80C51 Central Processing Unit
    • 4 kbytes ROM/EPROM (P80/P87C51X2)
    • 8 kbytes ROM/EPROM (P80/P87C52X2)
    • 16 kbytes ROM/EPROM (P80/P87C54X2)
    • 32 kbytes ROM/EPROM (P80/P87C58X2)
    • 128 byte RAM (P80/P87C51X2 and P80C31X2)
    • 256 byte RAM (P80/P87C52/54X2/58X2 and P80C32X2)
    • Boolean processor
    • Fully static operation
    • Low voltage (2.7 V to 5.5 V at 16 MHz) operation
  • 12-clock operation with selectable 6-clock operation (via software or via parallel programmer)
  • Memory addressing capability
    • Up to 64 kbytes ROM and 64 kbytes RAM
  • Power control modes:
    • Clock can be stopped and resumed
    • Idle mode
    • Power-down mode
  • CMOS and TTL compatible
  • Two speed ranges at VCC = 5 V
    • 0 to 30 MHz with 6-clock operation
    • 0 to 33 MHz with 12-clock operation
  • PLCC, DIP, TSSOP or LQFP packages
  • Extended temperature ranges
  • Dual Data Pointers
  • Security bits:
    • ROM (2 bits)
    • OTP (3 bits)
  • Encryption array – 64 bytes
  • Four interrupt priority levels
  • Six interrupt sources
  • Four 8-bit I/O ports
  • Full-duplex enhanced UART
    • Framing error detection
    • Automatic address recognition
  • Three 16-bit timers/counters T0, T1 (standard 80C51) and additional T2 (capture and compare)
  • Programmable clock-out pin
  • Asynchronous port reset
  • Low EMI (inhibit ALE, slew rate controlled outputs, and 6-clock mode)
  • Wake-up from Power Down by an external interrupt.

Детали

Бренд

Operating_supply_voltage

5 V

Min_operating_supply_voltage

4.5 V

Max_operating_supply_voltage

5.5 V

Supplier_package

PDIP

Specifications

https://4donline.ihs.com/images/VipMasterIC/IC/PHGL/PHGLS11165/PHGLS11165-1.pdf?hkey=52A5661711E402568146F3353EA87419

Screening_level

Extended

Schedule_b

8542310000

Ram_size

128 byte

Program_memory_type

ROMLess

Product_dimensions

52.5 x 14.1 x 4 mm

Pin_count

40

Operating_temperature

0 to 70 °C

Number_of_timers

3

Data_bus_width

8 Bit

Number_of_programmable_i_os

32

Msl_level

1

Mounting

Through Hole

Maximum_speed

33 MHz

Max_processing_temp

260

Lead_finish

Matte Tin

Тип интерфейса

UART

Instruction_set_architecture

CISC

Htsn

8542310001

Eccn

EAR99

Device_core

80C51

Max_power_dissipation

1500 mW